# **Introduction to Quartus/DE10-Lite Platform**

# **Signature and Grading Sheet**

| Group #:                           | Name(s):                                                                              |
|------------------------------------|---------------------------------------------------------------------------------------|
|                                    |                                                                                       |
|                                    |                                                                                       |
|                                    |                                                                                       |
| Grading                            |                                                                                       |
| G                                  | VHDL code design (20 points):                                                         |
| • Section 5.4(c): Attach .vho file | Synthesized .vho file (10 points):                                                    |
|                                    | simulation timing waveform (20 points): shot of simulation waveform (in a .jpeg file) |
|                                    | simulation timing waveform (20 points): shot of simulation waveform (in a .jpeg file) |
| • VHDL code and                    | d .vho file format and comments (15 points):                                          |
|                                    | I file naming conventions (15 points): ruction in the cover sheet.                    |
|                                    |                                                                                       |
| Total points:                      |                                                                                       |

## **Experiment**

## **Introduction to Quartus/DE10-Lite Platform**

### 1 Purpose

To learn the Intel/Altera Quartus Platform and DE10 lite prototyping broad

### 2 Reading

• Chapters 1 and 2 of FPGA Prototyping by VHDL Examples 2<sup>nd</sup> edition.

#### 3 Software

• You can obtain Quartus Pro Lite edition (18.1 Release) free of charge software and install them in your own machine. The link is:

http://fpgasoftware.intel.com/?edition=lite

Make sure that <u>Lite</u> edition and <u>18.1</u> release are selected in the pulldown menu.

• (Optional) You may need to set up the USB-Blaster driver afterward and the procedure can be found in "Getting Started with DE Series Boards." The link is ftp://ftp.intel.com/Pub/fpgaup/pub/Intel\_Material/17.0/Tutorials/Getting\_Started\_with\_D E-series boards.pdf

#### 4 VHDL code format guideline

- The VHDL code (.vhd file):
  - o Include the following header

```
-- file_name: my_file.vhd.
-- author: first_name last_name (CSU id)
```

- o Follow the format (indents, white space etc.) in the example codes
- o Include adequate comments
- The post-synthesis code (.vho file ):
  - o Include the following header

```
-- file_name: my_file.vhd.
-- author: first_name last_name (CSU id)
```

- No need to comment or format
- Points will be deducted for not following the format guideline.

#### 5 Design Procedure

#### 5.1 Introduction to Quartus

Follow *Quartus Synthesis Tutorial* and get familiar with Quartus. (Optional) Sections 4.4 and 4.5.

#### 5.2 RT-level simulation

Follow Sections 1-4 of *ModelSim/Quartus Simulation Tutorial* and get familiar with the ModelSim RT-level simulation.

#### 5.3 Post-synthesis simulation

Follow Section 5 of *ModelSim/Quartus Simulation Tutorial* and get familiar with the ModelSim post-synthesis simulation.

#### 5.4 3-bit comparator

(a) Expand the 2-bit comparator into a 3-bit comparator. The entity declaration is
 entity eq3 is
 port(
 a, b : in std\_logic\_vector(2 downto 0);
 aeqb : out std\_logic );
 end eq3;

- (b) Derive the VHDL using a 1-bit comparator. <u>Relational operator is not allowed in this lab.</u> The code should follow the format guideline in Section 4.
- (c) Perform compiling (synthesis/placement and routing) and obtain the .vho file. Follow the format guideline in Section 4 to add a header to the file.
- (d) Perform RT-level simulation with testbench eq3\_tb.vhd. Use Windows "snip tool" to capture a snapshot of the simulation result, similar to that in Step 10 of Section 4.4.
- (e) Perform Post-synthesis simulation with testbench eq3\_tb.vhd. Use Windows "snip tool" to capture a snapshot of the simulation result, similar to that in Section 5.6. Since the waveform is the same as the RT-level simulation, the snapshot should include the expanded uut on the left panel. No point will be given if the uut unit is not expanded in the snapshot.